Part Number Hot Search : 
BT222 224M0 MN101 X55C2 SC2544 CLM4122 88M000 TS10B03G
Product Description
Full Text Search
 

To Download PLL601-02 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 PLL601-02
Low Phase Noise PLL Clock Multiplier
FEATURES
* * * * * * * * * * Low phase noise XO Input from crystal or clock at 10-27MHz. Integrated crystal load capacitor: no external load capacitor required. Output clocks up to 160MHz. Low phase noise (-125dBc/Hz @ 1kHz). Output Enable function. Low jitter (RMS): 6.4ps (period), 9.4ps (accum.) Advanced low power sub-micron CMOS process. 3.3V operation. Available in 16-Pin SOIC or TSSOP.
PIN CONFIGURATION
CLK REFEN VDD VDD VDD XOUT S1^ XIN
1 2
16 15
GND GND GND REFOUT OE^ S0^ S2^ GND
PLL 601-02
3 4 5 6 7 8
14 13 12 11 10 9
DESCRIPTION
The PLL601-02 is a low cost, high performance and low phase noise clock synthesizer with 4x or 8x multiplier. Using PhaseLink's proprietary analog and digital Phase Locked Loop techniques, this IC can produce up to a 160MHz out put. Ideal for 155.52MHz applications.
MULTIPLIER SELECT TABLE
S2 0 0 0 0 1 1 1 1 S1 0 0 1 1 0 0 1 1 S0 0 1 0 1 0 1 0 1 CLK Test Reserved 4x Input (Low Frequency VCO*) 8x Input (Low Frequency VCO*) Reserved XO Frequency Pass through 4x Input (High Frequency VCO*) 8x Input (High Frequency VCO*)
*: Low Frequency VCO is advised for best performance at 155.52MHz
BLOCK DIAGRAM
S2 S1 S0
ROM Based Multipliers
VCO Divider
Reference Divider
Phase Comparator
Charge Pump
Loop Filter
VCO
CLK
OE XIN XOUT
XTAL OSC
REFEN
REFOUT
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/03/04 Page 1
PLL601-02
Low Phase Noise PLL Clock Multiplier
PIN DESCRIPTIONS
Name
CLK REFEN VDD XOUT S1 XIN GND S3 S0 OE REFOUT
Number
1 2 3,4,5 6 7 8 9,14,15,16 10 11 12 13
Type
O I P O I I P I I I O
Description
Clock output from VCO. Equals the input frequency times multiplier. Reference clock enable. When Low, it disables REFOUT. When High, it enables REFOUT. Power Supply. Crystal Connection. Multiplier Select Pin 1. Determines CLK output. Has internal pull-up. Crystal input to be connected to 10-27MHz fundamental parallel mode crystal (CL=15pF). On chip load capacitors: No external capacitor required. Ground. Multiplier Select Pin 3. Determines CLK output. Has internal pull-up. Multiplier Select Pin 0. Determines CLK output. Has internal pull-up. Output Enable. Tri-state CLK and REFOUT when low. Has internal pull-up. Buffered crystal oscillator clock output. Controlled by REFEN.
ELECTRICAL SPECIFICATIONS
1. Absolute Maximum Ratings PARAMETERS
Supply Voltage Input Voltage, dc Output Voltage, dc Storage Temperature Ambient Operating Temperature* Junction Temperature Lead Temperature (soldering, 10s) ESD Protection, Human Body Model
SYMBOL
VDD VI VO TS TA TJ
MIN.
-0.5 -0.5 -65 -40
MAX.
4.6 VDD+0.5 VDD+0.5 150 85 125 260 2
UNITS
V V V C C C C kV
Exposure of the device under conditions beyond the limits specified by Maximum Ratings for extended periods may cause permanent damage to the device and affect product reliability. These conditions represent a stress rating only, and functional operations of the device at these or any other conditions above the operational limits noted in this specification is not implied. * Note: Operating Temperature is guaranteed by design for all parts (COMMERCIAL and INDUSTRIAL), but tested for COMMERCIAL grade only.
2. AC Specifications PARAMETERS
Input Frequency Output Frequency Output Rise Time Output Fall Time Duty Cycle
CONDITIONS
At 3.3V 0.8V to 2.0V with no load 2.0V to 0.8V with no load @ 50% VDD
MIN.
10
TYP.
MAX.
27 160 1.5 1.5 55
UNITS
MHz MHz ns ns %
45
50
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/03/04 Page 2
PLL601-02
Low Phase Noise PLL Clock Multiplier
3. DC Specifications PARAMETERS
Operating Voltage Input High Voltage Input Low Voltage Input High Voltage Input Low Voltage Output High Voltage Output Low Voltage Output High Voltage At CMOS Level Operating Supply Current Short-circuit Current Input Capacitance
SYMBOL
VDD VIH VIL VIH VIL VOH VOL VOH IDD IS CIN
CONDITIONS
MIN.
2.97 2
TYP.
MAX.
3.63 0.8
UNITS
V V V V V V V V
For XIN pin For XIN pin IOH = -25mA IOL = 25mA IOH = -8mA No Load OE, Select Pins
(VDD/2) + 1 2.4
VDD/2 VDD/2
(VDD/2) - 1 0.4
VDD-0.4 35 50 5
mA mA pF
4. Crystal Specifications PARAMETERS
Crystal Resonator Frequency Crystal Loading Capacitance Rating
SYMBOL
FXIN CL (xtal)
CONDITIONS
Parallel Fundamental Mode
MIN.
10
TYP.
15
MAX.
27
UNITS
MHz pF
5. Jitter Specifications PARAMETERS
Period jitter RMS Accumulated jitter RMS Phase Phase Phase Phase Noise, Noise, Noise, Noise, relative relative relative relative to to to to carrier, carrier, carrier, carrier, 155Mhz(x8) 155Mhz(x8) 155Mhz(x8) 155Mhz(x8)
CONDITIONS
With capacitive decoupling between VDD and GND With capacitive decoupling between VDD and GND 100Hz offset, 3.3V 1kHz offset, 3.3V 10kHz offset, 3.3V 100kHz offset, 3.3V
MIN.
TYP.
6.4 9.4 -103 -126 -133 -128
MAX.
UNITS
ps ps dBc/Hz dBc/Hz dBc/Hz dBc/Hz
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/03/04 Page 3
PLL601-02
Low Phase Noise PLL Clock Multiplier
PACKAGE INFORMATION
16 PIN Narrow SOIC, TSSOP ( mm )
SOIC Symbol A A1 B C D E H L e Min. 1.35 0.10 0.33 0.19 9.80 3.80 5.80 0.40 1.27 BSC Max. 1.75 0.25 0.51 0.25 10.00 4.00 6.20 1.27 0.45 Min. 0.05 0.19 0.09 4.90 4.30 TSSOP Max. 1.20 0.15 0.30 0.20 5.10 4.50 6.40 BSC 0.75 0.65 BSC A1 B A C L e D E H
ORDERING INFORMATION
For part ordering, please contact our Sales Department:
47745 Fremont Blvd., Fremont, CA 94538, USA Tel: (510) 492-0990 Fax: (510) 492-0991
PART NUMBER
The order number for this device is a combination of the following: Device number, Package type and Operating temperature range
PLL601-02 S C
PART NUMBER TEMPERATURE C=COMMERCIAL I=INDUSTRAL PACKAGE TYPE S=SOIC, O=TSSOP
Order Number PLL601-02OC PLL601-02OC-R PLL601-02SC PLL601-02SC-R
Marking P601-02OC P601-02OC P601-02SC P601-02SC
Package Option 16-Pin 16-Pin 16-Pin 16-Pin TSSOP (Tube) TSSOP (Tape & Reel) SOIC (Tube) SOIC (Tape & Reel)
PhaseLink Corporation, reserves the right to make changes in its products or specifications, or both at any time without notice. The information furnished by Phaselink is believed to be accurate and reliable. However, PhaseLink makes no guarantee or warranty concerning the accuracy of said information and shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon this product. LIFE SUPPORT POLICY: PhaseLink's products are not authorized for use as critical components in life support devices or systems without the express written approval of the President of PhaseLink Corporation.
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/03/04 Page 4


▲Up To Search▲   

 
Price & Availability of PLL601-02

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X